MCST-R1000
MCST R1000
MCST R1000 FPGA prototype |
Produced |
2010[1] |
---|
Designed by |
MCST |
---|
Common manufacturer(s) |
|
---|
Max. CPU clock rate |
750 MHz to 1 GHz |
---|
FSB speeds |
2 Gbps |
---|
Min. feature size |
100 mm² |
---|
Instruction set |
SPARC V9 |
---|
Cores |
4 |
---|
L1 cache |
48 KB |
---|
L2 cache |
2 MB |
---|
Predecessor |
MCST-R500S |
---|
Application |
Embedded |
---|
Package(s) |
|
---|
The MCST R1000 (Russian: МЦСТ R1000) is a 64-bit microprocessor developed by Moscow Center of SPARC Technologies (MCST) and fabricated by TSMC.[2]
During development this microprocessor was designated as MCST-4R.[1]
MCST R1000 Highlights
- implements the SPARC V9 instruction set architecture (ISA)
- quad-core
- core specifications:
- in-order, dual-issue superscalar
- 7-stage integer pipeline
- 9-stage floating-point pipeline
- VIS extensions
- Multiply–accumulate unit
- 16 KB L1 instruction cache (parity protection)
- 32 KB L1 data cache (parity protection)
- size 7.6 mm2
- shared 2MB L2 cache (ECC protection)
- integrated memory controller
- integrated ccNUMA controller
- 1 GHz clock rate
- 90 nm process
- die size 115 mm2
- ~150 million transistors
- power consumption 15W
MCST R1000 core | MCST R1000 pipeline | MCST R1000 diagram | ccNUMA multiprocessor system with four MCST R1000 microprocessors |
References