VPX
VPX, formerly known as VITA 46, is an ANSI standard (ANSI/VITA 46.0-2007) [1] that provides VMEbus-based systems with support for switched fabrics over a new high speed connector. Defined by the VITA (VME International Trade Association) working group (composed of major companies such as Boeing, Curtiss-Wright, Elma Electronic, GE Intelligent Platforms, Kontron, Mercury Computer Systems and Northrop Grumman), it has been designed specifically with defense applications in mind, with an enhanced module standard that enables applications and platforms with superior performance. VPX retains VME's existing 6U and 3U Eurocard form factors, supporting existing PCI Mezzanine Card (PMC) and XMC mezzanines (PMC with high-speed serial fabric interconnect), and maintaining the maximum possible compatibility with VMEbus.
New generations of embedded computing systems based on the VPX standard reflect the growing significance of high speed serial switched fabric interconnects such as PCI Express, RapidIO, Infiniband and 10 Gigabit Ethernet. These technologies are replacing traditional parallel communications bus architectures for local communications, because they offer significantly greater capability. Switched fabrics technology supports the implementation of multiprocessing systems that require the fastest possible communications between multiple processors (e.g., digital signal processing applications). VPX gives the large existing base of VMEbus users access to these switched fabrics.
Technologies called for in VPX include:
- Both 3U and 6U formats
- New 7-row high speed connector rated up to 6.25 Gbit/s
- Choice of high speed serial fabrics
- PMC, FMC (VITA 57) and XMC (VITA 42) mezzanines
- Hybrid backplanes to accommodate VME64, VXS and VPX boards
Specification
In common with other similar standards, VPX comprises a ‘base line’ specification, which defines the basic mechanical and electrical elements of VPX, together with a series of ‘dot level’ specifications, one or more of which must be implemented to create a functional module. The specifications and their current status are as follows:
Basic module | |
---|---|
VITA 46.0 | VPX Base Standard - ANSI ratified |
VITA 46.1 | VMEbus Signal Mapping on VPX - ANSI ratified |
VITA 46.3 | Serial RapidIO(tm) on VPX Fabric Connector - VITA draft standard for trial use |
VITA 46.4 | PCI Express on VPX Fabric Connector - VITA draft standard for trial use |
VITA 46.6 | Gigabit Ethernet Control Plane on VPX - draft |
VITA 46.7 | Ethernet on VPX Fabric Connector - VITA draft standard for trial use |
VITA 46.9 | PMC/XMC/Ethernet Signal Mapping to 3U/6U on VPX - draft |
VITA 46.10 | Rear transition module on VPX - draft |
VITA 46.11 | System Management on VPX - draft |
VITA 46.12 | Fiber Optic Interface on VPX - Now VITA 66 |
VITA 46.13 | Fibre channel on VPX - planned |
VITA 46.20 | Switch slot definition on VPX - draft |
VITA 46.21 | Distributed switching topologies - draft |
Connector
The single biggest difference between today’s VMEbus boards and VPX boards is that VPX boards use a new connector, developed by Tyco Electronics and known as the MultiGig RT2. This means that VPX boards cannot be used in a standard VMEbus chassis, although the use of hybrid chassis is foreseen by the VPX standard. A 6U VPX board features six 16-column 7-row RT2 connectors and one 8-column 7-row RT2 connector, while a 3U board features two 16-column 7-row RT2 connectors and one 8-column 7-row RT2 connector.
Also new for VPX boards are alignment/keying blocks which are designed to be sufficiently robust to prevent pin stubbing. The blocks also provide card keying and a safety ground. A 6U board has three such keying blocks, while a 3U board has two.
The MultiGig RT2 connector is specifically designed to enable high performance. It accomplishes this through a 7-row 16-wafer (wafers can be power, differential or single-ended) that delivers highly controlled impedance, minimal insertion loss and less than 3% crosstalk at transfer rates up to 6.25 Gbit/s. The new connector enables a 6U VPX board to feature a total of 707 non-power electrical contacts and a total of 464 signal contacts. The latter are usable as:
- 64 signals implemented as 32 high speed differential pairs for core fabric
- 104 VME64 signals
- 268 for user I/O including 128 high speed differential pairs (giving a total of 160 high speed differential pairs)
- 28 for system utilities or spares
The connector is designed to allow a typical stiffening bar and a standard length PMC.
Power and ruggedization
A VMEbus slot is limited to a maximum of 90 watts at 5 volts. VPX raises this to 115 watts at the same voltage, or up to 384 watts at 12 volts or 768 watts at 48 volts. The specification of 6U VPX calls for computer cooling via a conduction-cooled envelope compliant with the IEEE standard IEEE-1101.2, which is compatible with existing enclosures. Provision is also made for air-cooling via an IEEE 1101.1/10 form factor version.
For more stringent cooling requirements, the REDI (Ruggedized Enhanced Design Implementation – previously known as VITA 48) standard describes how to implement layout techniques to better support cooling methodologies on specific form factors. This provides a specification not only for ESD metal covers on two sides of VPX boards, but also for forced air, conduction- and liquid-cooling implementations. REDI also addresses spray cooling. To allow for greater power and heat dissipation, REDI includes provision for increased board-to-board spacing and increased board thickness.
Products
A number of manufacturers have announced products based on the VPX standard, in both 3U and 6U form factors. These include single board computers (based on both Intel and PowerPC architectures), Multiprocessors, Graphics processors, FPGA-based processing modules, mass storage, switches, and complete integrated subsystems. Today, VPX is a mature standard, with second- and third generation products coming to market. VPX has also been designed in to a number of high profile military programs.
OpenVPX
The working group was formed in January 2009 to develop a system level specification that addressed interoperability improvements for the VITA 46 (VPX) specification. The goal was to Improve the interoperability of COTS 3U and 6U VPX boards through the implementation of predefined system topologies, and thus to lower the risk of adoption, expand the addressable market for VPX solutions, increase the market opportunities, and accelerate the deployment of VPX solutions into defense related applications.
The OpenVPX System Specification describes the technical implementation details for 3U and 6U VPX payload and switch modules, backplane topologies, and chassis products, which provides clear guidance on how to build interoperable computing and communication platforms. Widespread adoption of OpenVPX will ultimately create a healthy ecosystem of interoperable components and systems providing customers with the benefits of reuse, choice of best of breed, faster time-to-market, lower risk technology refresh, and a more competitive marketplace.
OpenVPX should be seen as a development of, and complementary to, VPX. The OpenVPX System Specification was ratified by ANSI in June 2010.
See also
References
External links
Standards
- VITA VPX and REDI Standards
White Papers
- VPX White Paper (GE Intelligent Platforms) Overviews VPX as an update to the VMEbus Specification
- White Paper: CompactPCI Serial or VPX? (MEN Micro) Compares VPX and CompactPCI Serial (PICMG CPCI-S.0)
VPX FAQ
- VPX FAQ Brief overview from VITA
Reference Guide
- VPX Reference Book Printed VPX Reference Guide
|