Parsytec
Type | Public |
---|---|
Foundation date | 1985 |
Headquarters | Aachen, NRW, Germany |
Area served | North America, South America, Europe, Asia Pacific |
Founder(s) | Falk-Dietrich Kübler, Gerhard Peise, Bernd Wolf |
Services | Surface inspection systems |
Website | http://www.parsytec.de |
Available in | German |
Parsytec (PARallel SYstem TECnology) is a company based in Aachen (Germany). It has become known in the late 1980s and early 1990s as a manufacturer of transputer-based parallel systems.
Products ranged from a single transputer plug-in board for the IBM PC up to large massively-parallel systems with thousands of transputers (or processors, respectively) such as the Parsytec GC.
Some sources call the latter ultracomputer sized, scalable multicomputers (smC).[1][2]
History
In 1985, Parsytec was founded by Falk-Dietrich Kübler, Gerhard H. Peise, and Bernd Wolff in Aachen, Germany, with a 800000 DM grant from Federal Ministry for Research and Technology (BMFT).[3]
In contrast to SUPRENUM, Parsytec directly aimed their systems (pattern recognition) at industrial applications such as surface inspection. Therefore, they not only had a substantial market share in the European academia but they could also win quite a many industrial customers. This included many customers outside Germany. In 1988, export accounted for roughly a third of Parsytec's turnover. Turnover figures were: nil in 1985, 1.5M DM in 1986, 5.2M DM in 1988, 9M DM in 1989, and 15M DM in 1990, 17M USD in 1991.
In order to focus Parsytec on research and development, ParaCom was founded. ParaCom thence took care of the sales and marketing side of the business. Parsytec/ParaCom's headquarters were maintained in Aachen (Germany), however they had subsidiary sales offices in Chemnitz (Germany), Southampton (United Kingdom), Chicago (USA), St Petersburg (Russia) and Moscow (Russia).[4] In Japan, ther machines were sold by Matsushita.[3]
Between 1988 and 1994, Parsytec built quite an impressive range of transputer based computers having its peak in the "Parsytec GC" (GigaCluster) which was available in versions using 64 up to 16384 transputers.[5]
Parsytec had its IPO in mid-1999 at the German Stock Exchange in Frankfurt.
On Apr, 30, 2006 founder Falk-D. Kübler left the company.[6]
In July 2007,[7] 52.6%[8] of the Parsytec AG were acquired by ISRA VISION AG. The delisting of Parsytec shares from the stock market started December the same year. And since 18 April 2008, the Parsytec share is no longer listed on the stock exchange.[9]
Whilst workforce at Parsytec was roundabout 130 staff in the early 1990s, the group had more than 400 employees in 2011, of which 9 percent were employed in Aachen.[10]
Today, the core business of ISRA VISION Parsytec AG is the development and distribution of surface inspection systems for strip products in the metal and paper industries.
Products/Computers
Parsytec's product range included:
- Megaframe (T414/T800) --- one per board, up to ten boards in a rack or as plug-in boards
- MultiCluster (T800) --- up to 64 processors in a single rack
- SuperCluster (T800) --- 16 to 1024 processors in a single frame
- GigaCluster (planned: T9000; realized: T800 or MPC 601) --- 64 to 16384 processors in "cubes"
- x'plorer (T800 or MPC 601)
- Cognitive Computer (MPC 604 and Intel Pentium Pro)
- Powermouse (MPC 604)
In total, some 700 stand-alone systems (SC and GC) had been shipped.
In the beginning, Parsytec had participated in the GPMIMD (General Purpose MIMD)[11] project under the umbrella of the ESPRIT[12] project, both being funded by the European Commission's Directorate for Science. However, after substantial divisions with the other participants, Meiko, Parsys, Inmos and Telmat, as regards the choice of a common physical architecture, Parsytec left the project and announced a T9000-based machine of their own, i.e. the GC. But due to Inmos' problems with the T9000, they were forced to change to the ensemble Motorola MPC 601 CPUs and Inmos T805. This led to Parsytec's "hybrid" systems (e.g. GC/PP) degrading transputers to communication processors whilst the compute work was offloaded to the PowerPCs.
Parsytec's cluster systems were operated by an external workstation, typically a SUN workstation (e.g. Sun-4[13]).
There is a substantial confusion as regards the names of the Parsytec products. On the one hand this has to do with the architecture, but on the other hand it had to do with the aforementioned non-availability of Inmos T9000 that forced Parsytec to use the T805 and the PowerPC instead. Systems that were equipped with PowerPC processors had the prefix "Power".
For what concerns the architecture of GC systems, an entire GigaCluster is made up of self-contained GigaCubes. The basic architectural element of a Parsytec system was a cluster which consisted inter alia of four transputers/processors (i.e. a cluster is a node in the classical sense).
A GigaCube (sometimes referred to as supernode/meganode[14]) consisted of four clusters (nodes) with 16 Inmos T805 transputers (30 MHz), RAM (up to 4 MB per T805), plus a further redundant T805 (an additional, thus the 17th processor), the local link connections and four Inmos C004 routing chips. Hardware fault tolerance was provided by linking each of the T805 to a different C004.[15] The unusual spelling of x'plorer led to xPlorer and the Gigacluster is sometimes referred to as the Gigacube or Grand Challenge.
Megaframe
Megaframe[16][17] was the product name of a family of transputer based parallel processing modules.[18] Some of which could be used to upgrade an IBM-PC.[19] As a standalone system, a Megaframe system could hold up to ten processor modules. Different versions of the modules were available, for example, one with a 32-bit transputer T414, floating-point hardware Motorola 68881, 1 MB (80 nanosecond access time) of RAM and a throughput of 10 MIPS, or one with four 16-bit transputers T22x with 64 kB of RAM. Also cards for special features were on offer, such as a graphics processor with a resolution of 1280 x 1024 pixels or I/O-"cluster" with terminal and SCSI interface.[20]
Multicluster
MultiCluster-1 series were statically configurable systems and could be tailored to specific user requirements such as number of processors, amount of memory, and I/0 configuration, as weil as system topology. The required processor topology could be configured by using UniLink connection; fed through the special back plane. In addition, four external sockets were provided.
Multicluster-2 used network configuration units (NCUs) that provided flexible, dynamically configurable interconnection networks. The multiuser envirorunent could support up to eight users by using Parsytec's multiple virtual architecture software. The NCU design was based on the Inmos crossbar switch, the C004, which gives full crossbar connectivity for up to 16 transputers. Each NCU, made of C004s, connected up to 96 UniLinks that link internal as weil as external transputers and other I/0 subsystems. MultiCluster-2 provided the ability to configure a variety of fixed interconnection topologies such as tree or mesh structures. [14]
SuperCluster
SuperCluster (picture) had a hierarchical, cluster-based design. A basic unit was a 16-transputer T800, fully connected cluster; larger systems had additional levels of NCUs to form necessary connections. The Network Configuration Manager (NCM) software controlled the NCUs and dynamically established the required Connections. Each transputer could be equipped with 1 to 32 MB of dynamicic RAM with single-error correction and double-error detection.[14]
GigaCluster
The GigaCluster (GC) was a parallel computer which was produced in the early 1990s. A Giga Cluster was made up of Giga Cubes.[21]
Being designed for the Inmos T9000-transputers, it could never be launched as such, since the Inmos T9000 transputers itself never made it to the market in good time. This led to the development of the GC/PP (PowerPlus) in which two Motorola MPC 601 (80 MHz) were used as the dedicated CPUs supported by four transputers T805 (30 MHz)[22]
Whilst the GC/PP was a hybrid system, the GCel ("entry level") was based on T805 only.[23][24] The GCel was supposed to be upgradeable to the T9000 transputers (had they come early enough), thus becoming a full GC. As the T9000 was Inmos' evolutionary successor of the T800, upgrading was planned to be simple and straightforward because, firstly, both transputers shared the same instruction set and, secondly, they also had quite a similar performance ratio of compute power versus communication throughput. Therefore, a theoretical a speed-up factor of 10 was expected [21] but in the end it was never reached.
The network structure of the GC was a two-dimensional lattice with an inter-communication speed between the nodes (i.e. clusters in Parsytec's lingo) of 20 Mbit/s. For the time, the concept of the GC was exceptionally modular and thus scalable.
A so-called GigaCube was a module that was already a one gigaflop system; furthermore, it was the building block for greater systems. A module (i.e. cube in Parsytec's lingo) contained
- four clusters
of which each was equipped with
- 16 transputers (plus a further transputer for redundancy, thus making it 17 transputers per cluster),
- 4 wormhole routing chips (C104 for the planned T9000 and C004 with the realized T805),
- a dedicated power supply and communications ports.
By combining modules (or cubes, respectively,) one could theoretically connect up to 16384 processors to a very powerful system together.
Typical installations were:
System | Number of CPUs | Number of GigaCubes |
---|---|---|
GC-1 | 64 | 1 |
GC-2 | 256 | 4 |
GC-3 | 1024 | 16 |
GC-4 | 4096 | 48 |
GC-5 | 16384 | 256 |
The two largest installations of the GC, which were actually shipped, had 1024 processors (16 modules, with 64 transputers per module) and were operated at the data centers of the Universities of Cologne and Paderborn. In October 2004, the latter had been given to the Heinz Nixdorf Museums Forum[25] where it is inoperable now.
The power consumption of a system with 1024 processors was approximately 27 kW, the weight was almost a ton. In 1992, the system priced about 1.5M DM. While the smaller versions up to GC-3 were air-cooled, water cooling was mandatory for the larger systems.
In 1992, a GC with 1024 processors reached a placement in the TOP500 list[26] of the world's fastest supercomputer installations. In Germany alone, it was number 22 of the fastest computers.
In 1995, there were nine Parsytec computers in the Top500 list of which two GC/PP 192 installations ranked 117 and 188 in the TOP500 list.[27]
And in 1996, they still ranked 230 and 231 in the TOP500 list.[28][29]
x'plorer
The x'plorer model came in two versions: The initial version was featuring 16 transputers, each having access to 4MB RAM and called just x'plorer. Later when Parsytec generally switched to the PPC architecture, it was called POWERx'plorer and featured 8 MPC 601 CPUs. Both models came in the same gorgeous desktop case (designed by Via 4 Design[30]).
In any model, the x'plorer was more or less a single "slice" — Parsytec called them cluster (picture) — of a GigaCube (PPC or Transputer), which used 4 of those clusters in its smallest version (GC-1). Thus, some call it a "GC-0.25".[31]
The POWERx'plorer was based on 8 processing units arranged in a 2D mesh. Each processing unit had
- one 80 MHz MPC 601 processor,
- 8 MB of local memory and
- a transputer for establishing and maintaining communication links.[32]
Cognitive Computer
The Parsytec CC (Cognitive Computer) (picture) system[33][34] was an autonomous unit at the card rack level. The CC card rack subsystem provided the system with its infrastructure including power supply and cooling. The system could be configured as a standard 19 rack mountable unit which accepted the various 6U plug-in modules.
The CC system[35] was a distributed memory, message passing parallel computer and is globally classified into the MIMD category of parallel computers. There were two different versions available
- CCe: based on Motorola MPC 604 processor running at 133 MHz with 512 KB L2-cache. The modules were connected together at 1 Gbit/s with high speed (HS) link technology according to the IEEE 1355 standard, allowing data transfer at up to 75 MB/s. The communication controller was integrated in the processor nodes through the PCI bus. The system board used the MPC 105 chip to provide memory control, DRAM refresh and memory decoding for banks of DRAM and/or Flash. The [CPU] bus speed is limited to 66 MHz while the PCI bus speed was 33 MHz at maximum.
- CCi: based on Intel Pentium Pro its core elements were dual Pentium Pro-based motherboards (at 266 MHz) which were interconnected using several high speed networks. Each dual motherboard had 128 Mbyte of memory. Each node had a peak performance of 200 MFLOPS. The product spectrum comprised single-processor or SMP-boards up to a 144 node system, a large variety of PCI cards and also different communication solutions (Gigabit HS-Link, Myrinet, SCI, ATM or Fast-Ethernet). The operating systems was Windows NT 4.0 and ParsyFRame (UNIX environment was optional).[36]
In all CC-systems, the nodes were directly connected to the same router which implemented an active hardware 8 by 8 crossbar switch for up to 8 connections using the 40 MBytes/s high-speed link.
For what concerns the CCe, the software was based on IBM's AIX 4.1 UNIX operating system together with Parsytec's parallel programming environment Embedded PARIX (EPX).[37] Thus, it combined a standard UNIX environment (compilers, tools, libraries) with an advanced software programming development environment. The system was integrated to the local area network using standard Ethernet. Therefore, a CC node had a peak performance of 266 MFlops. The peak performance of the 8-node CC system installed at Geneva University Hospital was therefore 2.1 GFlops.[38]
Powermouse
Powermouse was another scalable system that consisted of modules and individual components. It was a starightforward extension of the x'plorer-system.[36] Each module (dimensions: 9 cm x 21 cm x 45 cm) contained four MPC 604 processors (200/300 MHz) and 64 MB RAM attaining a peak performance of 2.4 Gflop/s. A separate communication processor T425) equipped with 4 MB RAM,[39] controlled the data flow in four directions to other modules in the system. The bandwidth of a single node was 9 MB/s
For about 35000 DM a basic system consisting of 16 CPUs (i.e. four modules) could provide a total computing power of 9.6 Gflop/s. As was with all Parsytec products, Powermouse required a Sun Sparcstation as the front-end.
All software (PARIX with C++ and Fortran 77 compilers and debuggers (alternatively providing MPI or PVM as user interfaces) was included.[40]
Operating system
The operating system used was PARIX (PARallel UnIX extensions)[41] (PARIXT8 for the T80x transputers and PARIXT9 for the T9000 transputers, respectively). Based on UNIX, PARIX[42] supported remote procedure calls, it was compliant with the POSIX standard. PARIX provided UNIX functionality at the front-end (e.g. a Sun SPARCstation which had to be purchased separately) with library extensions for the needs of the parallel system at the backend which was precisely the Parsytec product itself (it was connected to the front-end by which it was operated). The Parix software package comprised components for the program development environment (compilers, tools, etc.) and runtime environment (libraries). PARIX offered different types of synchronous and asynchronous communication.
In addition, Parsytec provided a parallel programming environment called Embedded PARIX (EPX).[37]
To develop parallel applications using EPX, data streams and function tasks were allocated to a network of nodes. The data handling between processors required just a few system calls. Standard routines for synchronous communication such as send and receive were available as well as asynchronous system calls. The full set of EPX calls established the EPX application programming interface (API). The destination for any message transfer was defined through a virtual channel that ended at any user defined process. Virtual channels were user defined and managed by EPX. The actual message delivery system software utilised the router.[38] Moreover, one could also run COSY (Concurrent Operating SYstem)[43] and Helios on the machines. Helios supported the special reset-mechanism of Parsytec out of the box.
See also
References
- ↑ Massively Parallel Computers: Why Not Parallel Computers for the Masses? G. Bell at microsoft.com
- ↑ Alternating-Direction Line-Relaxation Methods on Multicomputers J. Hofhaus et al., SIAM J. ScI. COMPUT. Vol. 17, No. 2, pp. 454-478, March 1996
- ↑ 3.0 3.1 Duell der Zahlenfresser at zeit.de (German)
- ↑ Parsytec GmbH at new-npac.org
- ↑ Parsytec Article at GeekDot.com
- ↑ Annual Statement of Accounts 2006 at parsytec.de
- ↑ ISRA Vision übernimmt Parsytec Jul 23, 2007 at finanznachrichten.de (German)
- ↑ ISRA VISION AG - Erwerb der Mehrheit an der Parsytec AG Jul 24, 2007 at equinet-ag.de (German)
- ↑ Investor Relations at ISRA at parsytec.de
- ↑ Konzernabschluss 2010/2011 Jan 30, 2012 at isravision.com
- ↑ General-Purpose MIMD Machines at cordis.europa.eu
- ↑ European programme (EEC) for research and development in information technologies (ESPRIT), 1984-1988
- ↑ A Framework for Characterising Parallel Systems for Performance Evaluation Efstathios Papaefstathiou (1995)
- ↑ 14.0 14.1 14.2 [http://www.dtic.mil/cgi-bin/GetTRDoc?Location=U2&doc=GetTRDoc.pdf&AD=ADA285782. ESN Information Bulletin 92-08] at dtic.mil
- ↑ Hypecube Solutions for Conjugate Directions, J. E. Hartman (1991) at dtic.mil
- ↑ MEGAFRAME TPM-1 - Hardware Documentation Ver. 1.2 (1987) at classiccmp.org
- ↑ MEGAFRAME MTM-2 - Hardware Documentation Ver. 1.3 (1987) at classiccmp.org
- ↑ MEGAFRAME Familie May 1987 at computerwoche.de (German)
- ↑ Ram Meenakshisundaram's Transputer Home Page at classiccmp.org
- ↑ Transputersystem ist frei konfigurierbar Mar 1987 at computerwoche.de (German)
- ↑ 21.0 21.1 Gigacube Article at GeekDot.com
- ↑ The Parsytec Power Plus at netlib.org
- ↑ Programmierung und Anwendung der Parallelrechnersysteme Parsytec SC und Parsytec GC/PP B. Heiming, 1996, Technical University Hamburg-Harburg (German)
- ↑ Synthesizing massive parallel simulation systems to estimate switching activity in finite state machines W. Bachmann et al., Darmstadt University of Technology
- ↑ Homepage of the Heinz Nixdorf Museum Forum
- ↑ http://www.top500.org TOP500 List
- ↑ Top500 List 1996
- ↑ Lecture Notes on Applied Parallel Computing at ocw.mit.edu
- ↑ Viel hilft viel: Die neuen Supercomputer haben Billigprozessoren wie der PC nebenan - aber zu Tausenden at zeit.de (German)
- ↑ iF Online Exhibition - Via 4 Design at ifdesign.de
- ↑ x'plorer Article at GeekDot.com
- ↑ Experimental Study on Time and Space Sharing on the PowerXplorer S. Bani-Ahmad, Ubiquitous Computing and Communication Journal Vol. 3 No. 1
- ↑ Parsytec CC Series (Hardware.Documentation), Rev. 1.2 (1996) Parsytec GmbH
- ↑ The Parsytec CC series at netlib.org
- ↑ Target Machines at http://parallel.di.uoa.gr
- ↑ 36.0 36.1 Parallel Computing Hardware at ssd.sscc.ru
- ↑ 37.0 37.1 Embedded Parix Ver. 1.9.2, Software Documentation (1996)
- ↑ 38.0 38.1 Implementation of an Environment for Monte Carlo simulation of Fully 3-D Positron Tomography on a High-Performance Parallel Platform H. Zaidi, Parallel Computing, Vol. 24 (1998), pp. 1523-1536
- ↑ System Parsytec Power Mouse in CSA Dec 15, 1998 at csa.ru
- ↑ Parsytec liefert Baukasten für Parallelrechner Sep 19, 1997 at comuterwoche.de (German)
- ↑ PARIX Release 1.2 Software Documentation March 1993
- ↑ Parix at http://www.informatik.uni-osnabrueck.de
- ↑ COSY – ein Betriebssystem für hochparallele Computer R. Butenuth at uni-paderborn.de (German)
External links
- Homepage of ISRA VISION PARSYTEC AG
- Ram Meenakshisundaram's Transputer Home Page at classiccmp.org
- 16384 Prozessoren bringen 400 Gflops Transputer-Superrechner von Parsytec als neuer Weltmeister Article at computerwoche.de (German)
- Zur Strategie von Parsytec Kuebler: "In zehn Jahren rechnen die meisten Computer parallel" Oct 1, 1993, at computerwoche.de (German)
- The FTMPS-Project: Design and Implementation of Fault-tolerance Techniques for Massively Parallel Systems J. Vounckx et al.
- Homepage of Via 4 Design