SmartSpice

SmartSpice is a commercial version of SPICE (Simulation Program with Integrated Circuit Emphasis) developed by Silvaco. SmartSpice is used to design complex analog circuits, analyze critical nets, characterize cell libraries, and verify analog mixed-signal designs. SmartSpice is compatible with popular analog design flows and foundry-supplied device models. It supports a reduced design space simulation environment.[1]

Contents

Key Features

Supported transistor models

Supported input formats

Berkeley SPICE netlist, HSPICE netlist, W-element RLGC matrix files, S-parameter model files, Verilog-A and AMS, C/C++

Supported output formats

Rawfiles, output listings, Analysis results, Measurement data, Waveforms (portable across unix/windows platforms)

References

  1. ^ Chatterjee, Pallab. "Rounding Up Design Corners". Chip Design Mag. http://chipdesignmag.com/sld/blog/2010/03/25/rounding-up-design-corners/. Retrieved 2010-04-14. 

External links